# Universal Clock Chip for VIA™P4M/KT/KM400 DDR Systems #### **Features** - Supports VIA™ P4M/KM/KT/266/333/400 chipsets - Supports Pentium<sup>®</sup> 4, Athlon™ processors - Supports two DDR DIMMS - Supports three SDRAM DIMMS at 100 MHz - Provides: - -two different programmable CPU clock pairs - -six differential SDRAM DDR pairs - -three low-skew/-jitter AGP clocks - seven low-skew/-jitter PCI clocks - one 48M output for USB - one programmable 24M or 48M for SIO - Dial-a-Frequency<sup>®</sup> and Dial-a-dB<sup>™</sup> features - Spread Spectrum for best electromagnetic interference (EMI) reduction - Watchdog feature for system recovery - SMBus-compatible for programmability - 56-pin SSOP and TSSOP packages **Table 1. Frequency Selection Table** | FS(3:0) | CPU | AGP | PCI | |---------|--------|-------|-------| | 0000 | 66.80 | 66.80 | 33.40 | | 0001 | 100.00 | 66.80 | 33.40 | | 0010 | 120.00 | 60.00 | 30.00 | | 0011 | 133.33 | 66.67 | 33.33 | | 0100 | 72.00 | 72.00 | 36.00 | | 0101 | 105.00 | 70.00 | 35.00 | | 0110 | 160.00 | 64.00 | 32.00 | | 0111 | 140.00 | 70.00 | 35.00 | | 1000 | 77.00 | 77.00 | 38.50 | | 1001 | 110.00 | 73.33 | 36.67 | | 1010 | 180.00 | 60.00 | 30.00 | | 1011 | 166.6 | 66.6 | 33.3 | | 1100 | 90.00 | 60.00 | 30.00 | | 1101 | 100.00 | 66.67 | 33.33 | | 1110 | 200.00 | 66.67 | 33.33 | | 1111 | 133.33 | 66.67 | 33.33 | #### Note: <sup>1.</sup> Pins marked with [\*] have internal pull-up resistors. Pins marked with [\*\*] have internal pull-down resistors. # Pin Description [2] | Pin Number | Pin Name | PWR | I/O | Pin Description | |-----------------------|---------------------------------------|--------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | XIN | | ı | Oscillator Buffer Input. Connect to a crystal or to an external clock. | | 4 | XOUT | VDD | 0 | Oscillator Buffer Output. Connect to a crystal. Do not connect when an external clock is applied at XIN. | | 1 | FS0/REF0 | VDDR | I/O<br>PU | <b>Power-on Bidirectional Input/Output</b> . At power-up, FS0 is the input. When the power supply voltage crosses the input threshold voltage, FS0 state is latched and this pin becomes REF0, buffered copy of signal applied at XIN. (1-2 x strength, selectable by SMBus. Default value is 1 x strength.) | | 56 | VTTPWRGD# | VDDR | Ι | If SELP4_K7 = 1, with a P4 processor set up as CPUT/C. At power-up, VTT_PWRGD# is an input. When this input transitions to a logic low, the FS (3:0) and MULTSEL are latched and all output clocks are enabled. After the first high to low transition on VTT_PWRGD#, this pin is ignored and will not effect the behavior of the device thereafter. When the VTT_PWRGD# feature is not used, please connect this signal to ground through a $10 \text{K}\Omega$ resistor. | | | REF1 | VDDR | 0 | If SELP4_K7 = 0, with an Athlon (K7) processor as CPU_OD(T:C). VTT_PWRGD# function is disabled, and the feature is ignored. This pin becomes REF1 and is a buffered copy of the signal applied at XIN. | | 44,42,38,<br>36,32,30 | DDRT<br>(0:5)/SDRAM<br>(0,2,4,6,8,10) | VDDD | 0 | These pins are programmable through strapping pin11, SELSDR_DDR#. If SELSDR_DDR#.= 0, these pins are configured for DDR clock outputs. They are "True" copies of signal applied at Pin45, BUF_IN. In this mode, VDDD must be 2.5VIf SelSDR_DDR#.= 1, these pins are configured for SDRAM(0,2,4,6,8,10) single ended clock outputs, copies of (and in phase with) signal applied at Pin45, BUF_IN. In this mode, VDDD must be 3.3V | | 43,41,37<br>35,31,29 | DDRC<br>(0:5)/SDRAM<br>(1,3,5,7,9,11) | VDDD | 0 | These pins are programmable through strapping pin11, SELSDR_DDR#. If SelSDR_DDR#.= 0, these pins are configured for DDR clock outputs. They are "Complementary" copies of signal applied at Pin45, BUF_IN. In this mode, VDDD must be 2.5VIf SelSDR_DDR#.= 1, these pins are configured for SDRAM(1,3,5,7,9,11) single ended clock outputs, copies of (and in phase with) signal applied at Pin45, BUF_IN. In this mode, VDDD must be 3.3V. | | 7 | SELP4_K7 /<br>AGP1 | VDDAGP | I/O<br>PU | <b>Power-on Bidirectional Input/Output.</b> At power-up, SELP4_K7 is the input. When the power supply voltage crosses the input threshold voltage, SELP4_K7 state is latched and this pin becomes AGP1 clock output. SELP4_K7 = 1, P4 mode. SELP4_K7 = 0, K7 mode. | | 12 | MULTSEL/PCI2 | VDDPCI | I/O<br>PU | <b>Power-on Bidirectional Input/Output</b> . At power-up, MULTSEL is the input. When the power supply voltage crosses the input threshold voltage, MULTSEL state is latched and this pin becomes PCI2 clock output. MULTSEL = 0, Ioh is 4 x IREFMULTSEL = 1, Ioh is 6 x IREF | | 53 | CPUT/CPUOD_T | VDDC | 0 | <b>3.3V CPU Clock Outputs</b> . This pin is programmable through strapping pin7, SELP4_K7. If SELP4_K7 = 1, this pin is configured as the CPUT Clock Output. If SELP4_K7 = 0, this pin is configured as the CPUOD_T Open Drain Clock Output. See <i>Table 1</i> | | 52 | CPUC/CPUOD_C | VDDC | 0 | <b>3.3V CPU Clock Outputs</b> . This pin is programmable through strapping pin7, SELP4_K7. If SELP4_K7 = 1, this pin is configured as the CPUC Clock Output. If SELP4_K7 = 0, this pin is configured as the CPUOD_C Open Drain Clock Output. See <i>Table 1</i> | | 48,49 | CPUCS_T/C | VDDI | 0 | 2.5V CPU Clock Outputs for Chipset. See Table 1. | | 14,15,17,18 | PCI (3:6) | VDDPCI | 0 | PCI Clock Outputs. Are synchronous to CPU clocks. See Table 1 | | 10 | FS1/PCI_F | VDDPCI | I/O<br>PD | <b>Power-on Bidirectional Input/Output</b> . At power-up, FS0 is the input. When the power supply voltage crosses the input threshold voltage, FS1 state is latched and this pin becomes PCI_F clock output. | | 20 | FS3/48M | VDD48M | I/O<br>PD | <b>Power-on Bidirectional Input/Output</b> . At power-up, FS3 is the input. When the power supply voltage crosses the input threshold voltage, FS3 state is latched and this pin becomes 48M, a USB clock output. | Note: 2. PU = internal pull-up. PD = internal pull-down. Typically =250 kW (range 200 k $\Omega$ to 500 k $\Omega$ ). # Pin Description [2] (continued) | Pin Number | Pin Name | PWR | 1/0 | Pin Description | |------------|----------------------|--------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11 | SELSDR_DDR#/<br>PCI1 | VDDPCI | I/O<br>PD | <b>Power-on Bidirectional Input/Output</b> . At power-up, SELSDR_DDR is the input. When the power supply voltage crosses the input threshold voltage, SELSDR_DDR state is latched and this pin becomes PCI clock output. SelSDR_DDR#.= 0, DDR Mode. SelSDR_DDR#.= 1, SDR Mode. | | 21 | FS2/24_48M | VDD48M | I/O<br>PD | <b>Power-on Bidirectional Input/Output</b> . At power-up, FS2 is the input. When the power supply voltage crosses the input threshold voltage, FS2 state is latched and this pin becomes 24_48M, a SIO programmable clock output. | | 6 | AGP0 | VDDAGP | 0 | AGP Clock Output. Is synchronous to CPU clocks. See Table 1 | | 8 | AGP2 | VDDAGP | 0 | AGP Clock Output. Is synchronous to CPU clocks. See Table 1 | | 25 | IREF | | I | Current reference programming input for CPU buffers. A precise resistor is attached to this pin, which is connected to the internal current reference. | | 28 | SDATA | | I/O | Serial Data Input. Conforms to the Phillips I2C specification of a Slave Receive/Transmit device. It is an input when receiving data. It is an open drain output when acknowledging or transmitting data. | | 27 | SCLK | | ı | Serial Clock Input. Conforms to the Philips I2C specification. | | 26 | PD#/SRESET# | | I/O<br>PU | Power-down Input/System Reset Control Output. If Byte6 Bit7 = 0(default), this pin becomes a SRESET# open drain output. See system reset description. If Byte6Bit7 = 1, this pin becomes PD# input with an internal pull-up. When PD# is asserted low, the device enters power down mode. See power management function. | | 45 | BUF_IN | | | If SelSDR_DDR#.= 0, 2.5V CMOS type input to the DDR differential buffers. If SelSDR_DDR#.= 1, 3.3V CMOS type input to the SDR buffer. | | 46 | FBOUT | | | If SelSDR_DDR#.= 0, 2.5V single ended SDRAM buffered output of the signal applied at BUF_IN. It is in phase with the DDRT(0:5) signals.If SelSDR_DDR#.= 1, 3.3V single ended SDRAM buffered output of the signal applied at BUF_IN. It is in phase with the SDRAM(0:11) signals | | 5 | VDDAGP | | | 3.3V power supply for AGP clocks | | 51 | VDDC | | | 3.3V power supply for CPUT/C clocks | | 16 | VDDPCI | | | 3.3V power supply for PCI clocks | | 55 | VDDR | | | 3.3V power supply for REF clock | | 50 | VDDI | | | 2.5V power supply for CPUCS_T/C clocks | | 22 | VDD_48M | | | 3.3V power supply for 48M | | 23 | VDD | | | 3.3V Common power supply | | 34,40 | VDDD | | | If SelSDR_DDR#.= 0, 2.5V power supply for DDR clocksIf SelSDR_DDR#.= 1, 3.3V power supply for SDR clocks. | | 9 | VSSAGP | | | Ground for AGP clocks | | 13 | VSSPCI | | | Ground for PCI clocks | | 54 | VSSC | | | Ground for CPUT/C clocks | | 33,39 | VSSD | | | Ground for DDR clocks | | 19 | VSS_48M | | | Ground for 48M clock | | 47 | VSSI | | | Ground for ICPUCS_T/C clocks | | 2 | VSSR | | | Ground for REF | | | | | | | #### **Power Management Functions** All clocks can be individually enabled or stopped via the two-wire control interface. All clocks are stopped in the low state. All clocks maintain a valid high period on transitions from running to stop and on transitions from stopped to running when the chip was not powered down. On power up, the VCOs will stabilize to the correct pulse widths within about 0.5 mS. #### **Serial Data Interface** To enhance the flexibility and function of the clock synthesizer, a two-signal serial interface is provided. Through the Serial Data Interface, various device functions such as individual clock output buffers, etc., can be individually enabled or disabled. The registers associated with the Serial Data Interface initializes to their default setting upon power-up, and therefore use of this interface is optional. Clock device register changes are normally made upon system initialization, if any are required. The interface can also be used during system operation for power management functions. #### **Data Protocol** The clock driver serial protocol accepts byte write, byte read, block write, and block read operation from the controller. For block write/read operation, the bytes must be accessed in sequential order from lowest to highest byte (most significant bit first) with the ability to stop after any complete byte has been transferred. For byte write and byte read operations, the system controller can access individual indexed bytes. The offset of the indexed byte is encoded in the command code, as described in *Table 2*. The block write and block read protocol is outlined in *Table 3* while *Table 4* outlines the corresponding byte write and byte read protocol. The slave receiver address is 11010010 (D2h). Table 2. Command Code Definition | Bit | Description | |-------|-----------------------------------------------------------------------------------------------------------------------------| | 7 | <ul><li>0 = Block read or block write operation.</li><li>1 = Byte read or byte write operation</li></ul> | | (6:0) | Byte offset for byte read or byte write operation. For block read or block write operations, these bits should be '0000000' | Table 3. Block Read and Block Write Protocol | | Block Write Protocol | Block Read Protocol | | | | |-------|------------------------------------------------------------|---------------------|------------------------------------------------------------|--|--| | Bit | Description | Bit | Description | | | | 1 | Start | 1 | Start | | | | 2:8 | Slave address – 7 bits | 2:8 | Slave address – 7 bits | | | | 9 | Write | 9 | Write | | | | 10 | Acknowledge from slave | 10 | Acknowledge from slave | | | | 11:18 | Command Code – 8-bit '00000000' stands for block operation | 11:18 | Command Code – 8-bit '00000000' stands for block operation | | | | 19 | Acknowledge from slave | 19 | Acknowledge from slave | | | | 20:27 | Byte Count – 8 bits | 20 | Repeat start | | | | 28 | Acknowledge from slave | 21:27 | Slave address – 7 bits | | | | 29:36 | Data byte 0 – 8 bits | 28 | Read | | | | 37 | Acknowledge from slave | 29 | Acknowledge from slave | | | | 38:45 | Data byte 1 – 8 bits | 30:37 | Byte count from slave – 8 bits | | | | 46 | Acknowledge from slave | 38 | Acknowledge | | | | | Data Byte N/Slave Acknowledge | 39:46 | Data byte from slave – 8 bits | | | | | Data Byte N – 8 bits | 47 | Acknowledge | | | | | Acknowledge from slave | 48:55 | Data byte from slave – 8 bits | | | | | Stop | 56 | Acknowledge | | | | | | | Data bytes from slave/Acknowledge | | | | | | | Data byte N from slave – 8 bits | | | | | | | Not Acknowledge | | | | | | | Stop | | | Table 4. Byte Read and Byte Write Protocol | | Byte Write Protocol | | Byte Read Protocol | |-------|----------------------------------------------------------------------------------------------------------------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------| | Bit | Description | Bit | Description | | 1 | Start | 1 | Start | | 2:8 | Slave address – 7 bits | 2:8 | Slave address – 7 bits | | 9 | Write | 9 | Write | | 10 | Acknowledge from slave | 10 | Acknowledge from slave | | 11:18 | Command Code – 8-bit '1xxxxxxx' stands for byte operationbit[6:0] of the command code represents the offset of the byte to be accessed | 11:18 | Command Code – 8-bit '1xxxxxxx' stands for byte operationbit[6:0] of the command code represents the offset of the byte to be accessed | | 19 | Acknowledge from slave | 19 | Acknowledge from slave | | 20:27 | Byte Count – 8 bits | 20 | Repeat start | | 28 | Acknowledge from slave | 21:27 | Slave address – 7 bits | | 29 | stop | 28 | Read | | | | 29 | Acknowledge from slave | | | | 30:37 | Data byte from slave – 8 bits | | | | 38 | Not Acknowledge | | | | 39 | stop | # **Serial Control Registers** ## **Byte 0:** Frequency Select Register | Bit | @Pup | Pin# | Name | Description | |-----|-------------|------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | 0 | | Reserved | Reserved | | 6 | H/W Setting | 21 | FS2 | For Selecting Frequencies in Frequency Selection Table on page 1 | | 5 | H/W Setting | 10 | FS1 | For Selecting Frequencies in Frequency Selection Table on page 1 | | 4 | H/W Setting | 1 | FS0 | For Selecting Frequencies in Frequency Selection Table on page 1 | | 3 | 0 | | | If this bit is programmed to "1", it enables WRITE to bits (6:4,1) for selecting the frequency via software (SMBus) If this bit is programmed to a "0" it enable only READ of bits (6:4,1), which reflect the hardware setting of FS(0:3). | | 2 | H/W Setting | 11 | SELSDR_DDR | Only for reading the hardware setting of the SDRAM interface mode, status of SELSDR_DDR# strapping. | | 1 | H/W Setting | 20 | FS3 | For Selecting frequencies in Frequency Selection Table on page 1 | | 0 | H/W Setting | 7 | SELP4_K7 | Only for reading the hardware setting of the CPU interface mode, status of SELP4_K7# strapping. | # Byte 1: CPU Clocks Register | Bit | @Pup | Pin# | Name | Description | |-----|------|-------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | 0 | | MODE | 0 = Down Spread. 1 = Center Spread. See Table 9 on page 9 | | 6 | 1 | | SSCG | 1 = Enable (default). 0 = Disable | | 5 | 1 | | SST1 | Select spread bandwidth. See Table 9 on page 9 | | 4 | 1 | | SST0 | Select spread bandwidth. See Table 9 on page 9 | | 3 | 1 | 48,49 | CPUCS_T, CPUCS_C | 1 = output enabled (running). 0 = output disabled asynchronously in a low state. | | 2 | 1 | 53,52 | CPUT/CPUOD_T<br>CPUC/CPUOD_C | 1 = output enabled (running). 0 = output disable. | | 1 | 1 | 53,52 | CPUT/C | In K7 mode, this bit is ignored.In P4 mode, 0 = when PD# asserted LOW, CPUT stops in a high state, CPUC stops in a low state. In P4 mode, 1 = when PD# asserted LOW, CPUT and CPUC stop in High-Z. | | 0 | 1 | 11 | MULT0 | Only for reading the hardware setting of the Pin11 MULT0 value. | Document #: 38-07471 Rev. \*B # Byte 2: PCI Clock Register | Bit | @Pup | Pin# | Name | Description | |-----|------|------|---------|----------------------------------------------------------------------------------| | 7 | 0 | | PCI_DRV | PCI clock output drive strength 0 = Low strength, 1 = High strength | | 6 | 1 | 10 | PCI_F | 1 = output enabled (running). 0 = output disabled asynchronously in a low state. | | 5 | 1 | 18 | PCI6 | 1 = output enabled (running). 0 = output disabled asynchronously in a low state. | | 4 | 1 | 17 | PCI5 | 1 = output enabled (running). 0 = output disabled asynchronously in a low state. | | 3 | 1 | 15 | PCI4 | 1 = output enabled (running). 0 = output disabled asynchronously in a low state. | | 2 | 1 | 14 | PCI3 | 1 = output enabled (running). 0 = output disabled asynchronously in a low state. | | 1 | 1 | 12 | PCI2 | 1 = output enabled (running). 0 = output disabled asynchronously in a low state. | | 0 | 1 | 11 | PCI1 | 1 = output enabled (running). 0 = output disabled asynchronously in a low state. | ## Byte 3: AGP/Peripheral Clocks Register | Bit | @Pup | Pin# | Name | Description | |-----|------|-------|--------|-----------------------------------------------------------------------------------------------------------------------| | 7 | 0 | 21 | 24_48M | 0 = pin21 output is 24 MHz. Writing a '1' into this register asynchronously changes the frequency at pin21 to 48 MHz. | | 6 | 1 | 20 | 48MHz | 1 = output enabled (running). 0 = output disabled asynchronously in a low | | 5 | 1 | 21 | 24_48M | 1 = output enabled (running). 0 = output disabled asynchronously in a low | | 4 | 0 | 6,7,8 | DASAG1 | Programming these bits allow shifting skew of the AGP(0:2) signals | | 3 | 0 | 6,7,8 | DASAG0 | relative to their default value. See <i>Table 5</i> . | | 2 | 1 | 8 | AGP2 | 1 = output enabled (running). 0 = output disabled asynchronously in a low | | 1 | 1 | 7 | AGP1 | 1 = output enabled (running). 0 = output disabled asynchronously in a low | | 0 | 1 | 6 | AGP0 | 1 = output enabled (running). 0 = output disabled asynchronously in a low | #### Table 5. Dial-a-Skew™ AGP(0:2) | DASAG (1:0) | AGP(0:2) Skew Shift | |-------------|---------------------| | 00 | Default | | 01 | –280 ps | | 10 | +280 ps | | 11 | +480 ps | # Byte 4: Peripheral Clocks Register | Bit | @Pup | Pin# | Name | Description | |-----|------|-------|--------|-------------------------------------------------------------------------------| | 7 | 1 | 20 | 48M | 1 = Low strength, 0 = High strength | | 6 | 1 | 21 | 24_48M | 1 = Low strength, 0 = High strength | | 5 | 0 | 6,7,8 | DARAG1 | Programming these bits allow modifying the frequency ratio of the | | 4 | 0 | 6,7,8 | DARAG0 | AGP(2:0), PČI(6:1, F) clocks relative to the CPU clocks. See <i>Table 6</i> . | | 3 | 1 | 1 | REF0 | 1 = output enabled (running). 0 = output disabled asynchronously in a low | | 2 | 1 | 56 | REF1 | 1 = output enabled (running). 0 = output disabled asynchronously in a low | | 1 | 1 | 1 | REF0 | 1 = Low strength, 0 = High strength | | 0 | 1 | 56 | REF1 | 1 = Low strength, 0 = High strength (K7 Mode only) | ## Table 6. Dial-A-Ratio™ AGP(0:2) | DARAG (1:0) | CU/AGP Ratio | |-------------|-----------------------------| | 00 | Frequency Selection Default | | 01 | 2/1 | | 10 | 2.5/1 | | 11 | 3/1 | Document #: 38-07471 Rev. \*B Page 6 of 19 # Byte 5: SDR/DDR Clock Register | Bit | @Pup | Pin# | Name | Description | | |-----|------|-------|--------------------------|---------------------------------------------------------------------------------------------------------------------------|--| | 7 | 0 | 45 | BUF_IN threshold voltage | DDR Mode, BUF_IN threshold setting. $0 = 1.15V$ , $1 = 1.05VSDR$ Mode, BUF_I threshold setting. $0 = 1.35V$ , $1 = 1.25V$ | | | 6 | 1 | 46 | FBOUT | 1 = output enabled (running). 0 = output disabled asynchronously in a low state. | | | 5 | 1 | 29,30 | DDRT/C5/SDRAM(10,1<br>1) | 1 = output enabled (running). 0 = output disabled asynchronously in a low state. | | | 4 | 1 | 31,32 | DDRT/C4/SDRAM(8,9) | 1 = output enabled (running). 0 = output disabled asynchronously in a low state. | | | 3 | 1 | 35,36 | DDRT/C3/SDRAM(6,7) | 1 = output enabled (running). 0 = output disabled asynchronously in a low state | | | 2 | 1 | 37,38 | DDRT/C2/SDRAM(4,5) | 1 = output enabled (running). 0 = output disabled asynchronously in a low state. | | | 1 | 1 | 41,42 | DDRT/C1/SDRAM(2,3) | 1 = output enabled (running). 0 = output disabled asynchronously in a low state | | | 0 | 1 | 43,44 | DDRT/C0/SDRAM(0,1) | 1 = output enabled (running). 0 = output disabled asynchronously in a low state. | | ## **Byte 6:** Watchdog Register | Bit | @Pup | Pin# | Name | Description | | | | |-----|------|------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 7 | 0 | 26 | SRESET# | 1 = Pin 26 is the input pin as PD# signal. 0 = Pin 26 is the output pin as SRESET# signal. | | | | | 6 | 0 | | Frequency Revert | This bit allows setting the Revert Frequency once the system is rebooted due to Watchdog time out only.0 = selects frequency of existing H/W setting1 = selects frequency of the second to last S/W setting. (the software setting prior to the one that caused a system reboot). | | | | | 5 | 0 | | WDTEST | For IMI Test - WD-Test, ALWAYS program to '0' | | | | | 4 | 0 | | WD Alarm | This bit is set to "1" when the Watchdog times out. It is reset to "0" when the system clears the WD time stamps (WD3:0). | | | | | 3 | 0 | | WD3 | This bit allows the selection of the time stamp for the Watchdog timer. See <i>Table 7</i> | | | | | 2 | 0 | | WD2 | This bit allows the selection of the time stamp for the Watchdog timer. See <i>Table 7</i> | | | | | 1 | 0 | | WD1 | This bit allows the selection of the time stamp for the Watchdog timer. See <i>Table 7</i> | | | | | 0 | 0 | | WD0 | This bit allows the selection of the time stamp for the Watchdog timer. See <i>Table 7</i> | | | | Table 7. Watchdog Time Stamp | WD3 | WD2 | WD1 | WD0 | FUNCTION | |-----|-----|-----|-----|------------| | 0 | 0 | 0 | 0 | Off | | 0 | 0 | 0 | 1 | 1 second | | 0 | 0 | 1 | 0 | 2 seconds | | 0 | 0 | 1 | 1 | 3 seconds | | 0 | 1 | 0 | 0 | 4 seconds | | 0 | 1 | 0 | 1 | 5 seconds | | 0 | 1 | 1 | 0 | 6 seconds | | 0 | 1 | 1 | 1 | 7 seconds | | 1 | 0 | 0 | 0 | 8 seconds | | 1 | 0 | 0 | 1 | 9 seconds | | 1 | 0 | 1 | 0 | 10 seconds | | 1 | 0 | 1 | 1 | 11 seconds | | 1 | 1 | 0 | 0 | 12 seconds | | 1 | 1 | 0 | 1 | 13 seconds | | 1 | 1 | 1 | 0 | 14 seconds | | 1 | 1 | 1 | 1 | 15 seconds | #### Byte 7: Dial-a-Frequency Control Register N | Bit | @Pup | Pin# | Name | Description | |-----|------|------|----------|----------------------------------------------------------------------------------------------------------------------------------------------| | 7 | 0 | | Reserved | Reserved for device function test. | | 6 | 0 | | N6, MSB | These bits are for programming the PLL's internal N register. This access | | 5 | 0 | | N5 | allows the user to modify the CPU frequency at very high resolution (accuracy). All other synchronous clocks (clocks that are generated from | | 4 | 0 | | N4 | the same PLL, such as PCI) remain at their existing ratios relative to th | | 3 | 0 | | N3 | CPU clock. | | 2 | 0 | | N2 | | | 1 | 0 | | N3 | | | 0 | 0 | | N0, LSB | | #### Byte 8: Silicon Signature Register (all bits are read-only) | Bit | @Pup | Pin# | Name | Description | | |-----|------|------|--------------|------------------------------|--| | 7 | 0 | | Revision_ID3 | Revision ID bit [3] | | | 6 | 0 | | Revision_ID2 | Revision ID bit [2] | | | 5 | 0 | | Revision_ID1 | Revision ID bit [1] | | | 4 | 1 | | Revision_ID0 | Revision ID bit [0] | | | 3 | 1 | | Vendor_ID3 | Cypress's Vendor ID bit [3]. | | | 2 | 0 | | Vendor_ID2 | Cypress's Vendor ID bit [2]. | | | 1 | 0 | | Vendor_ID1 | Cypress's Vendor ID bit [1]. | | | 0 | 0 | | Vendor_ID0 | Cypress's Vendor ID bit [0]. | | #### **Byte9:** Dial-A-Frequency Control Register R | Bit | @Pup | Pin# | Name | Description | | |-----|------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------|--| | 7 | 0 | | | Reserved | | | 6 | 0 | | R5, MSB | These bits are for programming the PLL's internal R register. This access | | | 5 | 0 | | R4 | allows the user to modify the CPU frequency at very high resolution (accuracy). All other synchronous clocks (clocks that are generated from | | | 4 | 0 | | R3 | the same PLL, such as PCI) remain at their existing ratios relative to the CPU clock. | | | 3 | 0 | | R2 | | | | 2 | 0 | | R1 | | | | 1 | 0 | | R0 | | | | 0 | 0 | | DAF_ENB | R and N register mux selection. 0 = R and N values come from the ROM. 1 = data is load from DAF (SMBus) registers. | | ## **Dial-a-Frequency Feature** SMBus Dial-a-Frequency feature is available in this device via Byte7 and Byte9. P is a PLL constant that depends on the frequency selection prior to accessing the Dial-a-Frequency feature. Table 8. | FS(4:0) | Р | |---------|----------| | XXXXX | 96016000 | Document #: 38-07471 Rev. \*B Page 8 of 19 #### Spread Spectrum Clock Generation (SSCG) Spread Spectrum is enabled/disabled via SMBus register Byte 1, Bit 7. Table 9. Spread Spectrum Table | Mode | SST1 | SST0 | % Spread | |------|------|------|--------------| | 0 | 0 | 0 | +0.14, -1.23 | | 0 | 0 | 1 | +0, -1.00 | | 0 | 1 | 0 | +0, -0.60 | | 0 | 1 | 1 | +0, -0.52 | | 1 | 0 | 0 | +0.72, -0.71 | | 1 | 0 | 1 | +0.47, -0.49 | | 1 | 1 | 0 | +0.34, -0.33 | | 1 | 1 | 1 | +0.30, -0.28 | #### **Swing Select Functions Through Hardware** | MULTSEL | Board Target<br>Trace/Term Z | Reference R,<br>IREF = VDD/(3*Rr) | Output Current | VOH@Z | |---------|------------------------------|-----------------------------------|----------------|---------| | 0 | 50 Ohm | Rr = 221 1%,<br>IREF = 5.00mA | IOH = 4* Iref | 1.0V@50 | | 1 | 50 Ohm | Rr = 475 1%,<br>IREF = 2.32mA | IOH = 6* Iref | 0.7V@50 | #### **System Self Recovery Clock Management** This feature is designed to allow the system designer to change frequency while the system is running and reboot the operation of the system in case of a hang up due to the frequency change. When the system sends an SMBus command requesting a frequency change through Byte 4 or through bytes 13 and 14, it must have previously sent a command to byte 12, for selecting which time out stamp the Watchdog must perform, otherwise the System Self Recovery feature will not be applicable. Consequently, this device will change frequency and then the Watchdog timer starts timing. Meanwhile, the system BIOS is running its operation with the new frequency. If this device receives a new SMBus command to clear the bits originally programmed in Byte 12, bits (3:0) (reprogram to 0000), before the Watchdog times out, then this device will keep operating in its normal condition with the new selected frequency. If the Watchdog times out the first time before the new SMBus reprograms Byte 12, bits (3:0) to (0000), then this device will send a low system reset pulse, on SRESET# (see byte12, bit7), and changes WD alarm (Byte12, Bit4) status to "1" then restarts the Watchdog timer again. If the Watchdog times out a second time, then this device will send another low pulse on SRESET#, will relatch original hardware strapping frequency (or second to last software selected frequency, see byte12, bit6) selection, set WD alarm bit (Byte12, bit4) to '1,' then start WD timer again. The above-described sequence will keep repeating until the BIOS clears the SMBus byte12 bits (3:0). Once the BIOS sets Byte 12 bits (3:0) = 0000, then the Watchdog timer is turned off and the WD alarm bit (Byte 12, bit4) is reset to '0.' Document #: 38-07471 Rev. \*B Figure 1. Watchdog Recovery Clock #### P4 Processor <u>SELP4 K7# = 1</u> #### Power-down Assertion (P4 Mode): When PD# is sampled low by two consecutive rising edges of CPU# clock then all clock outputs except CPU clocks must be held low on their next high to low transition. CPU clocks must be held with the CPU clock pin driven high with a value of $2 \times 10^{-5}$ x lref, and CPU# undriven. Note that Figure 1 shows CPU = 133 MHz. This diagram and description are applicable for all valid CPU frequencies 66, 100, 133, 200 MHz. Due to the state of internal logic, stopping and holding the REF clock outputs in the LOW state may require more than one clock cycle to complete. Figure 2. Power-down Assertion Timing Waveform (in P4 mode) #### Power-down Deassertion (P4 Mode) The power-up latency needs to less than 3 mS. Figure 3. Power-down Deassertion Timing Waveform (in P4 mode) #### AMD K7 processor SELP4 K7# = 0 #### Power-down Assertion (K7 Mode): When the PD# signal is asserted low, all clocks are disabled to a low level in an orderly fashion prior to removing power from the part. When PD# is asserted (forced) low, the device transitions to a shutdown (power down) mode and all power supplies may then be removed. When PD# is sampled low by two consecutive rising edges of CPU clock, then all affected clocks are stopped in a low state as soon as possible. When in power down (and before power is removed), all outputs are synchronously stopped in a low state (see *Figure 3* below), all PLL's are shut off, and the crystal oscillator is disabled. When the device is shutdown, the I<sup>2</sup>C function is also disabled. Figure 4. Power-down Assertion Timing Waveform (in K7 mode) #### Power-down Deassertion (K7 Mode): When deasserted PD# to high level, all clocks are enabled and start running on the rising edge of the next full period in order to guarantee a glitch-free operation, no partial clock pulses. Figure 6. VTT\_PWGD# Timing Diagram (With Advanced PIII Processor SelP4 K7 = 1)[3] #### Note: This time diagram shows that VTT\_PWRGD# transits to a logic low in the first time at power-up. After the first high-to-low transition of VTT\_PWRGD#, device is not affected, VTT\_PWRGD# is ignored. Figure 7. Clock Generator Power-up/Run State Diagram (with P4 processor SELP4 K7#=1) #### **Connection Circuit DDRT/C Signals** For open-drain CPU output signals (with K7 processor SELP4\_K7#=0) Figure 8. K7 Load Termination Figure 9. CS Load Termination Table 10. Signal Loading Table | Clock Name | Max Load (in pF) | |----------------------------------|------------------| | REF (0:1), 48MHz (USB), 24_48MHz | 20 | | AGP(0:2), SDRAM (0:11) | 30 | | PCI_F(0:5) | 30 | | DDRT/C (0:5), FBOUT | | | CPUT/C | See Figure 10 | | CPUOD_T/C | See Figure 8 | | CPUCS_T/C | See Figure 9 | # For Differential CPU Output Signals (with P4 Processor SELP4\_K7= 1) The following diagram shows lumped test load configurations for the differential Host Clock outputs. Figure 10. P4 Load Termination Table 11. Lumped Test Load Configuration | Component | 0.7V Amplitude Value | 1.0V Amplitude Value | |-------------------------------------|-------------------------|-------------------------| | R <sub>tA1</sub> , R <sub>tA2</sub> | 33Ω | 0Ω | | R <sub>LA1</sub> , R <sub>LA2</sub> | 49.9Ω | ∞ | | T <sub>PCB</sub> | 3" 50 ΩΖ | 3" 50 ΩΖ | | R <sub>LB1</sub> , R <sub>LB2</sub> | ∞ | $63\Omega$ | | $R_D$ | ∞ | 470Ω | | R <sub>tB1</sub> , R <sub>tB2</sub> | 0Ω | 33Ω | | $C_{LA}, C_{LB}$ | 2 pF | 2 pF | | R <sub>ref</sub> | $475\Omega$ w/mult0 = 1 | $221\Omega$ w/mult0 = 0 | # **Group Timing Relationships and Tolerances**<sup>[4]</sup> | | | Offset (ps) | Tolerance (ps) | Conditions | |--------------------|--------------|-------------|----------------|-------------| | t <sub>CSAGP</sub> | CPUCS to AGP | 750 | 500 | CPUCS Leads | | t <sub>AP</sub> | AGP to PCI | 1,250 | 500 | AGP Leads | #### Note: Document #: 38-07471 Rev. \*B <sup>4.</sup> Ideally the probes should be placed on the pins. If there is a transmission line between the test point and the pin for one signal of the pair (e.g., CPU), the same length transmission line should be added to the other signal of the pair (e.g., AGP). # Maximum Ratings<sup>[5]</sup> | Input Voltage Relative to V <sub>SS</sub> : | V <sub>SS</sub> – 0.3V | |------------------------------------------------------------------|------------------------| | Input Voltage Relative to $V_{\rm DDQ}$ or ${\rm AV}_{\rm DD}$ : | V <sub>DD</sub> + 0.3V | | Storage Temperature: | 65°C to + 150°C | | Operating Temperature: | 0°C to +70°C | | Maximum ESD | 2000V | | Maximum Power Supply: | 5.5V | This device contains circuitry to protect the inputs against damage due to high static voltages or electric field. However, precautions should be take to avoid application of any voltage higher than the maximum rated voltages to this circuit. For proper operation, V<sub>IN</sub> and V<sub>OUT</sub> should be constrained to the range: $V_{SS} < (V_{IN} \text{ or } V_{OUT}) < V_{DD}.$ Unused inputs must always be tied to an appropriate logic voltage level (either V<sub>SS</sub> or V<sub>DD</sub>). DC Parameters (VDD=VDDPCI=VDDAGP=VDDR=VDD48M=VDDC= 3.3v±5%, VDDI = VDD=2.5±5%, TA=0°C TO +70°C) | Parameter | Description | Conditions | Min. | Тур. | Max. | Unit | |---------------------|-----------------------------------|--------------------------------------------------|------|------|------|------| | $V_{IL1}$ | Input Low Voltage | Applicable to PD#, F S(0:4) | | | 0.8 | Vdc | | V <sub>IH1</sub> | Input High Voltage | | 2.0 | | | Vdc | | $V_{IL2}$ | Input Low Voltage | Applicable to SDATA and SCLK | | | 1.0 | Vdc | | $V_{IH2}$ | Input High Voltage | | 2.2 | | | Vdc | | V <sub>OL</sub> | Output Low Voltage for SRESET# | I <sub>OL</sub> | 0.4 | | | V | | I <sub>OL</sub> | Pull-down current for SRESET# | V <sub>OL</sub> = 0.4V | 24 | 35 | | mA | | I <sub>OZ</sub> | Three-state leakage Current | | | | 10 | μΑ | | I <sub>DD3.3V</sub> | Dynamic Supply Current | CPU frequency set at 133.3 MHz, Note 6 | | 150 | 190 | mA | | I <sub>DD2.5V</sub> | Dynamic Supply Current | CPU frequency set at 133.3 MHz, Note 6 | | 175 | 195 | mA | | I <sub>PD</sub> | Power-down Supply current | PD# = 0 | | 95 | 600 | μΑ | | I <sub>PUP</sub> | Internal Pull-up Device Current | Input @ V <sub>SS</sub> | | | -25 | μΑ | | I <sub>PDWN</sub> | Internal Pull-down Device Current | Input @ V <sub>DD</sub> | | | 10 | μΑ | | C <sub>IN</sub> | Input pin capacitance | | | | 5 | pF | | C <sub>OUT</sub> | Output pin capacitance | | | | 6 | pF | | L <sub>PIN</sub> | Pin Inductance | | | | 7 | pF | | C <sub>XTAL</sub> | Crystal pin capacitance | Measured from the Xin or Xout to V <sub>SS</sub> | 27 | 36 | 45 | pF | #### **AC Parameters** | | | 100 MHz | | 133 MHz | | 200 | MHz | Hz | | | |--------------------------------|---------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------|--------------|--| | Parameter | Description | Min. | Max. | Min. | Max | Min. | Max. | Unit | Notes | | | XTAL | | | | | | | | | | | | T <sub>DC</sub> | Xin Duty Cycle | 45 | 55 | 45 | 55 | 45 | 55 | % | 7,14 | | | T <sub>PERIOD</sub> | Xin Period | 69.84 | 71.00 | 69.84 | 71.0 | 69.84 | 71.0 | ns | 7,14 | | | $V_{HIGH}$ | Xin High Voltage | .7V <sub>DD</sub> | $V_{DD}$ | .7V <sub>DD</sub> | $V_{DD}$ | .7V <sub>DD</sub> | $V_{DD}$ | V | 12 | | | $V_{LOW}$ | Xin Low Voltage | 0 | .3V <sub>DD</sub> | 0 | .3V <sub>DD</sub> | 0 | .3V <sub>DD</sub> | V | 15 | | | T <sub>R</sub> /T <sub>F</sub> | Xin Rise and Fall Times | | 10.0 | | 10 | | 10 | ns | 13 | | | T <sub>CCJ</sub> | Xin Cycle to Cycle Jitter | | 500 | | 500 | | 500 | ps | 8,11 | | | T <sub>XS</sub> | Crystal Start-up Time | | 30 | | 30 | | 30 | ms | 10,12 | | | P4 Mode CPU at 0.7V | | | | | | | | | | | | T <sub>DC</sub> | CPUT/C Duty Cycle | 45 | 55 | 45 | 55 | 45 | 55 | % | 7,8,9,15, 16 | | | T <sub>PERIOD</sub> | CPUT/C Period | 9.85 | 10.2 | 7.35 | 7.65 | 4.85 | 5.1 | ns | 7,8,9,15, 16 | | #### Notes: - Multiple Supplies: The voltage on any input or I/O pin cannot exceed the power pin during power-up. Power supply sequencing is NOT required. - All outputs loaded as per maximum capacitive load table. This parameter is measured as an average over a 1-us duration, with a crystal center frequency of 14.31818 MHz. All outputs loaded as per loading specified in the - Probes are placed on the pins, and measurements are acquired at 1.5V for 3.3V signals and at 1.25V for 2.5V, and 50% point for differential signals. Probes are placed on the pins, and measurements are acquired at 0.4V. When Xin is driven from and external clock source (3.3V parameters apply). 9. 10. 11. - When Xin is driven from and external clock source (3.3V parameters apply). When crystal meets minimum 40-ohm device series resistance specification. Measured between 0.2V<sub>DD</sub> and 7V<sub>DD</sub>. This is required for the duty cycle on the REF clock out to be as specified. The device will operate reliably with input duty cycles up to 30/70 but the REF clock duty cycle will not be within data sheet specifications. Measured at VX, or where subtraction of CLK-CLK# crosses 0V. See Figure 10 for 0.7V loading specification. #### AC Parameters (continued) | | Description | 100 | ) MHz | 133 | MHz | 200 | MHz | Unit | Notes | | |------------------------------------------------|---------------------------------------------------|------------------------------------------|-------------------------------|------------------------------------------|------------------------------------------|------------------------------------------|------------------------------------------|------|------------|--| | Parameter | | Min. | Max. | Min. | Max | Min. | Max. | | | | | $T_R/T_F$ | CPUT/C Rise and Fall Times | 175 | 700 | 175 | 700 | 175 | 700 | ps | 24 | | | | Rise/Fall Matching | | 20% | | 20% | | 20% | | 24,26 | | | $\Delta T_R/T_F$ | Rise/Fall Time Variation | | 125 | | 125 | | 125 | ps | 8,24,16 | | | T <sub>SKEW</sub> | CPUCS_T/C to CPUT/C Clock Skew | 0 | 200 | 0 | 150 | 0 | 200 | ps | | | | T <sub>CCJ</sub> | CPUT/C Cycle to Cycle Jitter | -150 | +150 | -150 | +150 | -200 | +200 | ps | 8,18,15,16 | | | V <sub>CROSS</sub> | Crossing Point Voltage at 0.7V Swing | 280 | 430 | 280 | 430 | 280 | 430 | mV | 16 | | | P4 Mode CPU | at 1.0V | | | | | | | L | | | | T <sub>DC</sub> | CPUT/C Duty Cycle | 45 | 55 | 45 | 55 | 45 | 55 | % | 8,9,15 | | | T <sub>PERIOD</sub> | CPUT/C Period | 9.85 | 10.2 | 7.35 | 7.65 | 4.85 | 5.1 | nS | 8,9,15 | | | Differential<br>T <sub>R</sub> /T <sub>F</sub> | CPUT/C Rise and Fall times | 175 | 467 | 175 | 467 | 175 | 467 | ps | 7,14,27 | | | T <sub>SKEW</sub> | CPUCS_T/C to CPUT/C Clock Skew | 0 | 200 | 0 | 150 | 0 | 200 | 0 | 8,14,11 | | | T <sub>CCJ</sub> | CPUT/C Cycle to Cycle Jitter | -150 | +150 | -150 | +150 | -200 | +200 | ps | 8,14,11 | | | V <sub>CROSS</sub> | Crossing Point Voltage at 1V Swing | 510 | 760 | 510 | 760 | 510 | 760 | mV | 27 | | | SE-DeltaSlew | Absolute Single-ended Rise/Fall Waveform Symmetry | | 325 | | 325 | | 325 | ps | 26 | | | K7 Mode | , | | | | | | | ı | l. | | | T <sub>DC</sub> | CPUOD_T/C Duty Cycle | 45 | 55 | 45 | 55 | 45 | 55 | % | 8,9 | | | T <sub>PERIOD</sub> | CPUOD_T/C Period | 9.98 | 10.5 | 7.5 | 8.0 | 5 | 5.5 | ns | 8,9 | | | $T_LOW$ | CPUOD_T/C Low Time | 2.8 | | 1.67 | | 2.8 | | ns | 8,9 | | | T <sub>F</sub> | CPUOD_T/C Fall Time | 0.4 | 1.6 | 0.4 | 1.6 | 0.4 | 1.6 | ns | 8,13 | | | T <sub>SKEW</sub> | CPUCS_T/C to CPUT/C Clock Skew | 0 | 200 | 0 | 150 | 0 | 200 | 0 | 8,14,11 | | | T <sub>CCJ</sub> | CPUOD_T/C Cycle-to-Cycle Jitter | -150 | +150 | -150 | +150 | -200 | +200 | ps | 8,9 | | | $V_{D}$ | Differential Voltage AC | .4 | Vp+.6V | .4 | Vp+.6V | .4 | Vp+.6V | V | 23 | | | $V_X$ | Differential Crossover Voltage | 500 | 1100 | 500 | 1100 | 500 | 1100 | mV | 23 | | | CHIPSET CLC | | | | | | | • | | • | | | T <sub>DC</sub> | CPUCS_T/C Duty Cycle | 45 | 55 | 45 | 55 | 45 | 55 | % | 7,8,9 | | | T <sub>PERIOD</sub> | CPUCS_T/C Period | 10.0 | 10.5 | 15 | 15.5 | 10.0 | 10.5 | ns | 7,8,9 | | | T <sub>R</sub> / T <sub>F</sub> | CPUCS_T/C Rise and Fall Times | 0.4 | 1.6 | 0.4 | 1.6 | 0.4 | 1.6 | ns | 7,8,13 | | | V <sub>D</sub> | Differential Voltage AC | .4 | Vp+.6V | .4 | Vp+.6V | .4 | Vp+.6V | V | 24 | | | V <sub>X</sub> | Differential Crossover Voltage | 0.5*V <sub>D</sub><br><sub>D</sub> I–0.2 | 0.5*V <sub>DD</sub> I<br>+0.2 | 0.5*V <sub>D</sub><br><sub>D</sub> I–0.2 | 0.5*V <sub>D</sub><br><sub>D</sub> l+0.2 | 0.5*V <sub>D</sub><br><sub>D</sub> I–0.2 | 0.5*V <sub>D</sub><br><sub>D</sub> l+0.2 | V | 11 | | | AGP | | | | | | | | | | | | T <sub>DC</sub> | AGP(0:2) Duty Cycle | 45 | 55 | 45 | 55 | 45 | 55 | % | 7,8,9 | | | T <sub>PERIOD</sub> | AGP(0:2) Period | 15 | 16 | 15 | 16 | 15 | 16 | ns | 7,8,9 | | | T <sub>HIGH</sub> | AGP(0:2) High Time | 5.25 | | 5.25 | | 5.25 | | ns | 8,21 | | | $T_LOW$ | AGP(0:2) Low Time | 5.05 | | 5.05 | | 5.05 | | ns | 8,10 | | | T <sub>R</sub> / T <sub>F</sub> | AGP(0:2) Rise and Fall Times | 0.4 | 1.6 | 0.4 | 1.6 | 0.4 | 1.6 | ns | 8,13 | | #### Notes: - Notes: Probes are placed on the pins, and measurements are acquired between 0.4V and 2.4V for 3.3V signals and between 0.4V and 2.0V for 2.5V signals, and between 20% and 80% for differential signals. This measurement is applicable with Spread ON or spread OFF. Probes are placed on the pins, and measurements are acquired at 2.4V for 3.3V signals and at 2.0V for 2.5V signals). Time specified is measured from when all VDDs reach their respective supply rail (3.3V and 2.5V) till frequency output is stable and operating within specs. The typical value of VX is expected to be 0.5\*V<sub>DDD</sub> (or 0.5\*V<sub>DDD</sub> for CPUCS signals) and will track the variations in the DC level of the same. VD is the magnitude of the difference between the measured voltage level on a DDRT (and CPUCS\_T) clock and the measured voltage level on its complementary DDRC (and CPUCS\_C) one. Measured at VX between the rising edge and the following falling edge of the signal. Measured from V<sub>OL</sub> = 0.175V to V<sub>OH</sub> = 0.525V. Measurement taken from differential waveform, from -0.35V to +0.35V. Measurements taken from common mode waveforms, measure rise/fall time from 0.41V to 0.86V. Rise/fall time matching is defined as "the instantaneous difference between maximum clk rise (fall) and minimum clk# fall (rise) time. This parameter is designed for waveform symmetry. Measured in absolute voltage, i.e., single-ended measurement. # AC Parameters (continued) | | Description | 100 | MHz | 133 MHz | | 200 MHz | | | | | | |---------------------------------|---------------------------------------|------------------------------------------|------------------------------|------------------------------|--------------------|------------------------------------------|------------------------------------------|----------|---------|--|--| | Parameter | | Min. | Max. | Min. | Max | Min. | Max. | Unit | Notes | | | | T <sub>SKEW</sub> | Any AGP to Any AGP Clock Skew | | 250 | | 250 | | 250 | ps | 8,14 | | | | T <sub>CCJ</sub> | AGP(0:2) Cycle-to-Cycle Jitter 50 | | 500 | | 500 | | 500 | ps | 8,9,14 | | | | PCI | | | | | | | | | | | | | T <sub>DC</sub> | PCI(_F,1:6) Duty Cycle | 45 | 55 | 45 | 55 | 45 | 55 | % | 7,8,9 | | | | T <sub>PERIOD</sub> | PCI(_F,1:6) Period | 30.0 | | 30.0 | | 30.0 | | ns | 7,8,9 | | | | T <sub>HIGH</sub> | PCI(_F,1:6) High Time | 12.0 | | 12.0 | | 12.0 | | ns | 8,21 | | | | $T_{LOW}$ | PCI(_F,1:6) Low Time | 12.0 | | 12.0 | | 12.0 | | ns | 8,10 | | | | $T_R/T_F$ | PCI(_F,1:6) Rise and Fall Times | 0.5 | 2.5 | 0.5 | 2.5 | 0.5 | 2.5 | ns | 8,13 | | | | T <sub>SKEW</sub> | Any PCI to Any PCI Clock Skew | | 500 | | 500 | | 500 | ps | 8,14 | | | | T <sub>CCJ</sub> | PCI(_F,1:6) Cycle-to-Cycle Jitter | | 500 | | 500 | | 500 | ps | 8,9,14 | | | | 48 MHz | | l . | | | | | l . | | | | | | T <sub>DC</sub> | 48-MHz Duty Cycle | 45 | 55 | 45 | 55 | 45 | 55 | % | 7,8,9 | | | | T <sub>PERIOD</sub> | 48-MHz Period | 20.8299 | 20.8333 | 20.8299 | 20.8333 | 20.8299 | 20.8333 | ns | 7,8,9 | | | | $T_R/T_F$ | 48-MHz Rise and Fall Times | 1.0 | 4.0 | 1.0 | 4.0 | 1.0 | 4.0 | ns | 8,13 | | | | T <sub>CCJ</sub> | 48-MHz Cycle-to-Cycle Jitter | | 500 | | 500 | | 500 | ps | 8,9,14 | | | | 24 MHz | <del>'</del> | | | | | | | | | | | | T <sub>DC</sub> | 24-MHz Duty Cycle | 45 | 55 | 45 | 55 | 45 | 55 | % | 7,8,9 | | | | T <sub>PERIOD</sub> | 24-MHz Period | 41.660 | 41.667 | 41.660 | 41.667 | 41.660 | 41.667 | ns | 7,8,9 | | | | $T_R/T_F$ | 24-MHz Rise and Fall Times | 1.0 | 4.0 | 1.0 | 4.0 | 1.0 | 4.0 | ns | 8,13 | | | | T <sub>CCJ</sub> | 24-MHz Cycle-to-Cycle Jitter | | 500 | | 500 | | 500 | ps | 8,9,14 | | | | REF | | | | | | | | | | | | | T <sub>DC</sub> | REF Duty Cycle | 45 | 55 | 45 | 55 | 45 | 55 | % | 7,8,9 | | | | T <sub>PERIOD</sub> | REF Period | 69.841<br>3 | 71.0 | 69.841<br>3 | 71.0 | 69.841<br>3 | 71.0 | ns | 7,8,9 | | | | $T_R/T_F$ | REF Rise and Fall Times | 1.0 | 4.0 | 1.0 | 4.0 | 1.0 | 4.0 | ns | 8,13 | | | | T <sub>CCJ</sub> | REF Cycle-to-Cycle Jitter | | 1000 | | 1000 | | 1000 | ps | 8,9,14 | | | | DDR | | | | | | | | | | | | | V <sub>X</sub> | Crossing Point Voltage of DDRT/C | 0.5*V <sub>D</sub><br><sub>DD</sub> –0.2 | 0.5*V <sub>DDD</sub><br>+0.2 | 0.5*V <sub>D</sub><br>DD-0.2 | <sub>DD</sub> +0.2 | 0.5*V <sub>D</sub><br><sub>DD</sub> –0.2 | 0.5*V <sub>D</sub><br><sub>DD</sub> +0.2 | V | 15 | | | | $V_D$ | Differential Voltage Swing | 0.7 | VDDD +<br>0.6 | 0.7 | VDDD<br>+ 0.6 | 0.7 | VDDD<br>+ 0.6 | V | 23 | | | | T <sub>DC</sub> | DDRT/C(0:5) Duty Cycle | 45 | 55 | 45 | 55 | 45 | 55 | % | 11 | | | | T <sub>PERIOD</sub> | DDRT/C(0:5) Period | 9.85 | 10.2 | 14.85 | 15.3 | 9.85 | 10.2 | ns | 11 | | | | T <sub>R</sub> / T <sub>F</sub> | DDRT/C(0:5) Rise/Fall Slew Rate | 1 | 3 | 1 | 3 | 1 | 3 | V/n<br>s | 13 | | | | T <sub>SKEW</sub> | DDRT/C to any DDRT/C Clock Skew | | 100 | | 100 | | 100 | ps | 8,14,11 | | | | T <sub>CCJ</sub> | DDRT/C(0:5) Cycle-to-Cycle Jitter | | ±75 | | ±75 | | ±75 | ps | 8,14,11 | | | | T <sub>HPJ</sub> | DDRT/C(0:5) Half-period Jitter | | ±100 | | ±100 | | ±100 | ps | 8,14,11 | | | | T <sub>DELAY</sub> | BUF_IN to Any DDRT/C Delay | 1 | 4 | 1 | 4 | 1 | 4 | ns | 8,9 | | | | T <sub>SKEW</sub> | FBOUT to Any DDRT/C Skew | | 100 | | 100 | | 100 | ps | 8,9 | | | | T <sub>STABLE</sub> | All-Clock Stabilization from Power-up | | 3 | | 3 | | 3 | ms | 22 | | | #### **Ordering Information** | Part Number | Package Type | Product Flow | |--------------|---------------------------------------------------------------|------------------------| | CY28341OC-2 | 56-pin Shrunk Small Outline package (SSOP) | Commercial, 0° to 70°C | | CY28341OC-2T | 56-pin Shrunk Small Outline package (SSOP)-Tape and Reel | Commercial, 0° to 70°C | | CY28341ZC-2 | 56-pin Thin Shrunk Small Outline package(TSSOP) | Commercial, 0° to 70°C | | CY28341ZC-2T | 56-pin Thin Shrunk Small Outline package(TSSOP)-Tape and Reel | Commercial, 0° to 70°C | #### **Package Drawing and Dimensions** #### 56-Lead Shrunk Small Outline Package O56 Purchase of $I^2C$ components from Cypress or one of its sublicensed Associated Companies conveys a license under the Philips $I^2C$ Patent Rights to use these components in an $I^2C$ system, provided that the system conforms to the $I^2C$ Standard Specification as defined by Philips. VIA is a trademark of VIA Technologies, Inc. Pentium 4 is a registered trademark of Intel Corporation. Athlon is a trademark of AMD Corporation, Inc. Dial-a-Frequency is a registered trademark, and Dial-a-Skew, Dial-a-dB, and Dial-a-Ratio are trademarks, of Cypress Semiconductor. All product and company names mentioned in this document are the trademarks of their respective holders. # **Document History Page** | | Document Title: CY28341-2 Universal Clock Chip for VIA™P4M/KT/KM400 DDR Systems Document Number: 38-07471 | | | | | | | | | | |------|-----------------------------------------------------------------------------------------------------------|------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | REV. | ECN NO. | Issue Date | Orig. of<br>Change | Description of Change | | | | | | | | ** | 118589 | 09/18/02 | RGL | New Data Sheet | | | | | | | | *A | 122938 | 12/19/02 | RBI | Add power up requirements to maximum ratings information | | | | | | | | *B | 124914 | 04/23/03 | RGL | Fixed pin 1 and pin 2 in Pin Description table Added KT400 feature to Features section Corrected Figure 8 (K7 Load Termination) diagram Simplified title | | | | | | | | *C | 127161 | 06/10/03 | RGL | Fixed Spread Spectrum table | | | | | | |