ChipFind - документация

Электронный компонент: S5T8808X

Скачать:  PDF   ZIP
PLL FREQUENCY SHNTHESIZER FOR PAGER
S5T8808
1
INTRODUCTION
S5T8808 is a superior low-power-programmable PLL frequency
synthesizer which can be used in a high performance Wide Area
Pager system.
KS8808 consists of 2 kinds of divider block including a 17-bit Shift
register, 16-bit Latch, 14/16-bits Counter, Prescaler, and a phase
detector block including a Phase detector, Lock detector and a
Charge pump.
FEATURES
Maximum operating frequency:
150MHz @ 500mV
P-P
, V
DD1
= 0.95V
180MHz @ 500mV
P-P
, V
DD1
= 1.0V
On-chip reference oscillator supports external crystal which oscillates up to 18MHz
Superior supply current: (V
DD1
= V
DD2
= 1.0V, V
DD3
= 3.0V)
-- F
FIN
= 90MHz, I
DD1
= 0.6mA (Typ.)
-- F
FIN
= 150MHz, I
DD1
= 0.9mA (Typ.)
-- F
FIN
= 180MHz, I
DD3
= 1.1mA (TyP.)
Operating voltage: V
DD1
= 0.95 ~ 2.0V and V
DD2
= 0.95V ~ 2.0V and V
DD3
= 2.0V ~ 3.3V
Reference frequency counter divider range: 1 / 28 ~ 1 / 65532 (Multiple 4)
But, the Divider range with FRC_High state: 1 / 7 ~ 1 / 16383
RX frequency counter divider range: 1 / 28 ~ 1 / 65535
Package type: 16-SSOP (0.8mm)
ORDERING INFORMATION
Device
Package
Operating Temperature
S5T8808X01-V0B0
16
-
SSOP
-
0044
-
25
C to +75
C
16
-
SSOP
-
0044
(Magnification = 1 : 4)
S5T8808
PLL FREQUENCY SHNTHESIZER FOR PAGE
2
BLOCK DIAGRAM
*
16
15
14
13
12
11
10
9
1
2
3
4
5
6
7
8
OSCI
OSCO
V
DD3
PDA
PDP
V
SS
Fin
V
DD1
NC
Fr
Fn
EN
CLK
LDT
V
DD2
14-Bit Divider
( R - counter )
Charge
Pump
14
Phase
Detector
16-Bit Latch
Shift Register
17- Bit
16
16-Bit Latch
16-Bit Divider
( N - counter )

Lock
Detector


16
16
Amp
Amp
Schmitt
Trigger
FRC
FnFr
FnFr
V
DD1
V
DD2
V
DD1
V
DD
2
V
DD3

PLL FREQUENCY SHNTHESIZER FOR PAGER
S5T8808
3
PIN CONFIGURATION
16
15
14
13
12
11
10
9
1
2
3
4
5
6
7
8
KS8808D
OSCI
OSCO
V
DD3
PDA
PDP
V
SS
Fin
V
DD1
NC
Fr
Fn
EN
DATA
CLK
LDT
V
DD2
S5T8808
S5T8808
PLL FREQUENCY SHNTHESIZER FOR PAGE
4
PIN DESCRIPTION
Pin No
Symbol
I/O
Description
1
OSCI
I
These input / output pins generate the reference frequency.
In case of an OSCI pin, external reference frequency can be input through an AC
coupling.
2
OSCO
O
3
V
DD3
-
The highest potential supply terminal that can be supplied up to 2.0V ~ 3.3V,
except for V
DD1
and V
DD2
.
4
PDA
O
The Output of RX Phase detector terminal for active loop filter.
There are 3-kinds of output signal states according to Rx Loop Error
-
If Fr < Fn (Fr is leading), the output negative pulse state
-
If Fr > Fn (Fr is lagging), the output positive pulse state
-
If Fr = Fn (the same phase), the output is high impedance state
5
PDP
O
The Output of RX Phase detector terminal for active loop filter.
There are 3-kinds of output signal states according to Rx Loop Error
-
If Fr < Fn (Fr is lagging), the output negative pulse state
-
If Fr > Fn (Fr is leading), the output positive pulse state
-
If Fr = Fn (the same phase), the output is high impedance state
6
V
SS
-
Ground terminal
7
Fin
I
Input terminal for 16-bit Divider from VCO.
Mostly, VCO output should be input through an AC coupling and the minimum
input level is 500mV
P-P
(in case of 90MHz)
8
V
DD1
I
Voltage supply terminal for Oscillator and Fin block. This pin can be supplied up
to 0.95 ~ 2.0V from V
SS
.
9
V
DD2
I
Voltage supply terminal for each Divider block (N & R counter).
This pin can be supplied up to 0.95V ~ 2.0V.
10
LDT
O
Lock detector is also an output of the Phase Detector.
The Low state of this output shows the unlock status, which is the error width
between the Ref. signal and the VCO output signal.
11
CLK
I
These pins are controlled by
-controller and it also has Schmitt Trigger
architecture.
The features of these pins are as follows; Clock input for 17-bit Shift Register,
Serial data input (it include FnFr-on / off and FRC),
Latch enable input (User selectable EN1 or EN2)
12
DATA
I
13
EN
I
14
Fn
O
Output terminal for divider value of N-counter. To control the output On/Off, the
FnFr bit of the Reference register can be programmed.
When FnFr bit set to High, this output shows low level.
15
Fr
O
Output terminal for divider value of N-counter. To control the output On/Off, the
FnFr bit of Reference register can be programmed.
When FnFr bit set to High, this output shows low level.
16
NC
-
No Connection. (Internally biased Pull-up)
PLL FREQUENCY SHNTHESIZER FOR PAGER
S5T8808
5
ABSOLUTE MAXIMUM RATINGS
ELECTRICAL CHARACTERISTICS
(Ta = 25
C, V
DD1
= V
DD2
= 1.0V, V
DD3
= 3.0V, unless otherwise specified)
Characteristic
Symbol
Value
Unit
Supply Voltage
V
DD
~ V
DD2
-
0.3 ~ +4.0
V
Input Voltage
V
I
V
SS
- 0.3 ~ V
DD
+ 0.3
V
Power Dissipation
P
D
350
mW
Operating Temperature
T
OPR
-
25 ~ +75
C
Storage Temperature
T
STG
-
40 ~ +125
C
Characteristic
Symbol
Test Conditions
Min.
Typ.
Max.
Unit
Operating voltage
V
DD1
-
0.95
1.0
2.0
V
V
DD2
-
2.0
3.0
3.3
Operating current
I
DD1
F
OSCI
= 12.8MHz
@ 0.5V
P-P
V
DD1
= V
DD2
= 1.0V
V
DD3
= 1.0V
F
FIN
= 90MHz
-
0.6
-
mA
I
DD2
F
FIN
= 150MHz
-
0.9
-
I
DD3
F
FIN
= 180MHz
-
1.1
-
Standby current
I
SB
V
DD1
= V
DD2
= 0V, V
DD2
= 3.0V
-
-
10
A
Input Voltage
(DATA, CLK, EN, BS)
V
IL
-
-
-
0.3
V
V
IH
-
V
DD3
-0.3
-
-
Input current
(Fin, Xin)
V
IH
V
IH
= V
DD1
-
-
20
A
V
IL
V
IL
= 0V
-
-
20
Input frequency
F
FIN
F
FIN
= 0.5V
P-P
V
DD1
= 0.95V
-
-
150
MHz
V
DD1
= 1.0V
-
-
180
F
OSCI
V
OSCI
= 0.5V
P-P
7
-
18
Output current
(PDA, PDP)
I
OH1
V
OH
= 0.4V
1.0
-
-
mA
I
OL1
V
OL
= V
DD1
-
0.4V
1.0
-
-
Output current
(Fr, Fn, LDT)
I
OH2
V
OH
= 0.4V
0.1
-
-
mA
I
OL2
V
OL
= V
DD1
-
0.4V
0.1
-
-
Setup-time
(DATA-CLK, CLK-EN)
ts
-
2
-
-
S
Hold time
t
H
-
2
-
-
S