ChipFind - документация

Электронный компонент: AM27X1024-90JI

Скачать:  PDF   ZIP

Document Outline

FINAL
Publication# 12079
Rev: F Amendment/0
Issue Date: May 1998
Am27X1024
1 Megabit (64 K x 16-Bit) CMOS ExpressROM Device
DISTINCTIVE CHARACTERISTICS
s
As an OTP EPROM alternative:
-- Factory optimized programming
-- Fully tested and guaranteed
s
As a Mask ROM alternative:
-- Shorter leadtime
-- Lower volume per code
s
Fast access time
-- 70 ns
s
Single +5 V power supply
s
Compatible with JEDEC-approved EPROM
pinout
s
10% power supply tolerance
s
High noise immunity
s
Low power dissipation
-- 20 A maximum CMOS standby current
s
Available in Plastic Dual-In-line Package (PDIP)
and Plastic Leaded Chip Carrier (PLCC)
s
Latch-up protected to 100 mA from 1 V to
V
CC
+ 1 V
s
Versatile features for simple interfacing
-- Both CMOS and TTL input/output compatibility
-- Two line control functions
GENERAL DESCRIPTION
The Am27X1024 is a factory programmed and tested
OTP EPROM. It is programmed after packaging prior to
final test. Every device is rigorously tested under AC
and DC operating conditions to your stable code. It is
organized as 64 Kwords by 16 bits per word and is
available in plastic dual in-line packages (PDIP), as
well as plastic leaded chip carrier (PLCC) packages.
ExpressROM devices provide a board-ready memory
solution for medium to high volume codes with short
leadtimes. This offers manufacturers a cost-effective
and flexible alternative to OTP EPROMs and mask pro-
grammed ROMs.
Data can be accessed as fast as 70 ns, allowing
high-performance microprocessors to operate with re-
duced WAIT states. The device offers separate Output
Enable (OE#) and Chip Enable (CE#) controls, thus
eliminating bus contention in a multiple bus micropro-
cessor system.
AMD's CMOS process technology provides high
speed, low power, and high noise immunity. Typical
power consumption is only 125 mW in active mode,
and 100 W in standby mode.
BLOCK DIAGRAM
12079F-1
A0A15
Address
Inputs
CE#
OE#
V
CC
V
SS
Data Outputs DQ0DQ15
Output
Buffers
Y
Gating
1,048,576
Bit Cell
Matrix
X
Decoder
Y
Decoder
Output Enable
Chip Enable
and
Prog Logic
2
Am27X1024
PRODUCT SELECTOR GUIDE
CONNECTION DIAGRAMS
DIP
PLCC
Notes:
1. JEDEC nomenclature is in parenthesis.
2. Don't use (DU) for PLCC.
PIN DESIGNATIONS
A0A15
= Address Inputs
CE# (E#)
= Chip Enable Input
DQ0DQ15 = Data Input/Outputs
OE# (G#)
= Output Enable Input
PGM# (P#)
= Program Enable Input
V
CC
= V
CC
Supply Voltage
V
PP
= Program Voltage Input
V
SS
= Ground
NC
= No Internal Connection
LOGIC SYMBOL
Family Part Number
Am27X1024
Speed Options
V
CC
= 5.0 V
5%
-255
V
CC
= 5.0 V
10%
-70
-90
-120
-150
-200
Max Access Time (ns)
70
90
120
150
200
250
CE# (E#) Access (ns)
70
90
120
150
200
250
OE# (G#) Access (ns)
70
45
50
65
75
75
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
24
23
22
21
V
CC
PGM# (P#)
NC
A15
A14
A13
A12
A11
A10
A9
V
SS
A8
A7
A6
A5
A4
A3
A2
A1
A0
V
PP
CE# (E#)
DQ15
DQ14
DQ13
DQ12
DQ11
DQ10
DQ9
DQ8
V
SS
DQ7
DQ6
DQ5
DQ4
DQ3
DQ2
DQ1
DQ0
OE# (G#)
12079F-2
1 44 43 42
5
4
3
2
6
41 40
7
8
9
10
11
12
13
14
15
16
17
A13
A12
A11
A10
A9
V
SS
NC
A8
A7
A6
A5
DQ13
DQ14
DQ15
CE (E)
V
PP
DU (Note 2)
V
CC
PGM# (P#)
NC
A15
A14
39
38
37
36
35
34
33
32
31
30
29
DQ12
DQ11
DQ10
DQ9
DQ8
V
SS
NC
DQ7
DQ6
DQ5
DQ4
DQ3
DQ2
DQ1
DQ0
OE# (G#)
DU (Note 2)
A0
A1
A2
A3
A4
23 24 25 26
19 20 21 22
18
27 28
12079F-3
16
16
DQ0DQ15
A0A15
CE# (E#)
OE# (G#)
12079F-4
Am27X1024
3
ORDERING INFORMATION
Standard Products
AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed
by a combination of the following:
Valid Combinations
Valid Combinations list configurations planned to be sup-
ported in volume for this device. Consult the local AMD sales
office to confirm availability of specific valid combinations and
to check on newly released combinations.
DEVICE NUMBER/DESCRIPTION
Am27X1024
1 Megabit (64 K x 16-Bit) CMOS ExpressROM Device
AM27X1024
-70
J
C
CODE DESIGNATION
Assigned by AMD
TEMPERATURE RANGE
C = Commercial (0
C to +70
C)
I
= Industrial (40
C to +85
C)
PACKAGE TYPE
P
= 40-Pin Plastic Dual In-Line Package (PD 040)
J
= 44-Pin Plastic Leaded Chip Carrier (PL 044)
SPEED OPTION
See Product Selector Guide and Valid Combinations
XXXXX
Valid Combinations
AM27X1024-70
PC, JC, PI, JI
AM27X1024-90
AM27X1024-120
AM27X1024-150
AM27X1024-200
AM27X1024-255
V
CC
= 5.0 V
5%
4
Am27X1024
FUNCTIONAL DESCRIPTION
Read Mode
To obtain data at the device outputs, Chip Enable (CE#)
and Output Enable (OE#) must be driven low. CE# con-
trols the power to the device and is typically used to se-
lect the device. OE# enables the device to output data,
independent of device selection. Addresses must be
stable for at least t
ACC
t
OE
.
Refer to the Switching
Waveforms section for the timing diagram.
Standby Mode
The device enters the CMOS standby mode when CE#
is at V
CC
0.3 V. Maximum V
CC
current is reduced to
100 A. The device enters the TTL-standby mode
when CE# is at V
IH
. Maximum V
CC
current is reduced
to 1.0 mA. When in either standby mode, the device
places its outputs in a high-impedance state, indepen-
dent of the OE# input.
Output OR-Tieing
To accommodate multiple memory connections, a
two-line control function provides:
s
Low memory power dissipation, and
s
Assurance that output bus contention will not occur.
CE# should be decoded and used as the primary de-
vice-selecting function, while OE# be made a common
connection to all devices in the array and connected to
the READ line from the system control bus. This as-
sures that all deselected memory devices are in their
low-power standby mode and that the output pins are
only active when data is desired from a particular mem-
ory device.
System Applications
During the switch between active and standby condi-
tions, transient current peaks are produced on the ris-
ing and falling edges of Chip Enable. The magnitude of
these transient current peaks is dependent on the out-
put capacitance loading of the device. At a minimum, a
0.1 F ceramic capacitor (high frequency, low inherent
inductance) should be used on each device between
V
CC
and V
SS
to minimize transient effects. In addition,
to overcome the voltage drop caused by the inductive
effects of the printed circuit board traces on Express-
ROM device arrays, a 4.7 F bulk electrolytic capacitor
should be used between V
CC
and V
SS
for each eight
devices. The location of the capacitor should be close
to where the power supply is connected to the array.
MODE SELECT TABLE
Note:
X = Either V
IH
or V
IL
.
Mode
CE#
OE#
PGM#
V
PP
Outputs
Read
V
IL
V
IL
X
X
D
OUT
Output Disable
X
V
IH
X
X
High Z
Standby (TTL)
V
IH
X
X
X
High Z
Standby (CMOS)
V
CC
0.3 V
X
X
X
High Z
Am27X1024
5
ABSOLUTE MAXIMUM RATINGS
Storage Temperature
OTP Products. . . . . . . . . . . . . . . . . . 65
C to +125
C
Ambient Temperature
with Power Applied. . . . . . . . . . . . . . 55
C to +125
C
Voltage with Respect to V
SS
All pins except V
CC
. . . . . . . . . 0.6 V to V
CC
+ 0.6 V
V
CC
(Note 1). . . . . . . . . . . . . . . . . . . . . 0.6 V to 7.0 V
Note:
1. Minimum DC voltage on input or I/O pins 0.5 V. During
voltage transitions, the input may overshoot V
SS
to 2.0 V
for periods of up to 20 ns. Maximum DC voltage on input
and I/O pins is V
CC
+ 5 V. During voltage transitions, input
and I/O pins may overshoot to V
CC
+ 2.0 V for periods up
to 20 ns.
Stresses above those listed under "Absolute Maximum Rat-
ings" may cause permanent damage to the device. This is a
stress rating only; functional operation of the device at these
or any other conditions above those indicated in the opera-
tional sections of this specification is not implied. Exposure of
the device to absolute maximum ratings for extended periods
may affect device reliability.
OPERATING RANGES
Commercial (C) Devices
Ambient Temperature (T
A
) . . . . . . . . . . .0
C to +70
C
Industrial (I) Devices
Ambient Temperature (T
A
) . . . . . . . . .40
C to +85
C
Supply Read Voltages
V
CC
for 5% devices . . . . . . . . . . +4.75 V to +5.25 V
V
CC
for 10% devices . . . . . . . . . +4.50 V to +5.50 V
Operating ranges define those limits between which the func-
tionality of the device is guaranteed.